- Certification ensures no compromise in accuracy and includes advanced technologies for physical verification signoff for 65nm to 14nm FinFET processes
- Mutual customers can design and verify layouts via the seamless integration in Cadence Virtuoso and Cadence Encounter platforms
Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, announced today that GLOBALFOUNDRIES certified the Cadence® Physical Verification System (PVS) for custom/analog, digital and mixed-signal design physical signoff for 65nm to 14nm FinFET process technologies. The certification covers Cadence-qualified PVS rule decks for physical verification used in Cadence Virtuoso® Integrated Physical Verification System, Cadence Encounter® Digital Implementation System and full-chip signoff. Certified Cadence PVS rule decks are essential for mutual customers to fully leverage in-design physical verification in Cadence analog and digital flows, and to complete full-chip physical signoff. The PVS decks are available for customer access via the GLOBALFOUNDRIES customer portal at www.global-foundryview.com.
"As the leading innovators move to these smaller geometries, they are looking for tools that can keep up with their ever-changing needs," said Dr. Richard Trihy, Director of Design Methodology, Design Solutions, GLOBALFOUNDRIES. "By ensuring Cadence's Physical Verification System support for 65nm to 14nm technology nodes, our mutual customers can now benefit from the in-design physical verification in Virtuoso and Encounter flows."
Mutual customers can now standardize on PVS for in-design signoff via the seamless integration with Cadence Virtuoso custom IC design platform and Encounter Digital Implementation System, and for full-chip signoff. In-design PVS enables customers to instantaneously detect errors, generate fixing guidelines, incrementally verify the fix, and prevent any new errors while in either the Virtuoso or Encounter platforms. The Virtuoso Integrated Physical Verification System integrates signoff PVS technology into Virtuoso Layout Suite and verifies the design as it is drawn in an interactive "real-time" mode. Timing-aware PVS incremental metal fill in Encounter Digital Implementation System dramatically reduces signoff ECO (engineering change order) turnaround time compared to traditional flows. The certified PVS physical signoff ensures that designs conform to complex rules and matches the desired chip functionality, without compromising on accuracy.
"Physical signoff rules and checks continue to grow exponentially due to the growing lithography equipment gap in manufacturing. Through our close collaboration with GLOBALFOUNDRIES and our customers, we continue to deliver the technologies needed to design and sign off complex designs at today's most advanced geometries," said Dr. Anirudh Devgan, senior vice president, Digital and Signoff Group at Cadence. "Through the certification of our PVS rule decks for physical signoff, our customers can leverage the best in-design integration with Cadence platforms to enable the fastest time to tapeout."
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available here.
© 2014 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo, Encounter, and Virtuoso are registered trademarks of Cadence Design Systems, Inc. in the United States and other countries.
For more information, please contact:
SOURCE Cadence Design Systems, Inc.
|Cadence Design Systems, Inc.