Toshiba achieves 16 percent place and route area reduction and 25 percent lower power consumption with shorter place and route turnaround timeSAN JOSE, Calif., April 25, 2016 — (PRNewswire) — Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced that Toshiba Corporation has adopted the Cadence® Innovus™ Implementation System for its memory controller's production design project. The tool enabled Toshiba to achieve an optimal target performance while creating a 16 percent smaller place and route (P&R) area for random logic with 25 percent lower power consumption when compared with its previous solution.
For more information on the Innovus Implementation System, please visit www.cadence.com/news/toshiba.
The Innovus Implementation System handles challenging, highly complex designs and addressed Toshiba's requirements utilizing technologies such as the GigaPlace™ solver-based placement technology, GigaOpt™ low-power optimization and CCOpt™ concurrent clock and datapath optimization engines. The Innovus Implementation System is built on a massively parallel architecture, allowing core algorithms to utilize multi-threading and distributed computing to provide Toshiba with a significant capacity improvement and speedup on industry-standard hardware. These advanced capabilities enabled Toshiba to effectively implement its own custom libraries to meet aggressive power and area targets while also reducing P&R turnaround time.
"Reduction of chip size and power consumption is quite crucial for memory controller designs, especially when targeted for mobile applications. Through our intensive collaboration with Cadence, the Innovus Implementation System has proven to be an effective option for our mobile memory controller design," said Kazunari Horikawa, senior manager of the Design Technology Development Department, Mixed Signal IC Division, Storage & Electronic Devices Solutions Company at Toshiba Corporation. "We plan to apply the Innovus Implementation System to other product designs as well, based on the positive results we've experienced with our current design."
"The Innovus Implementation System speeds Toshiba's implementations by providing a best-in-class place and route system with massively parallel and multi-threaded optimization engines," said Dr. Anirudh Devgan, senior vice president and general manager of the Digital & Signoff Group and the System & Verification Group at Cadence. "Hitting aggressive power and area targets while reducing turnaround time is critical so that Toshiba can deliver its complex memory controller designs to market within tight deadlines."
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers and research facilities around the world to serve the global electronics industry. More information about the company, its products and its services is available at www.cadence.com.
© 2016 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence and the Cadence logo are registered trademarks and CCOpt, GigaOpt, GigaPlace and Innovus are trademarks of Cadence Design Systems, Inc. in the United States and other countries. All other trademarks are the property of their respective owners.
For more information, please contact:
To view the original version on PR Newswire, visit: http://www.prnewswire.com/news-releases/toshiba-adopts-cadence-innovus-implementation-system-for-production-mobile-memory-controller-design-300256578.html
SOURCE Cadence Design Systems, Inc.
|Cadence Design Systems, Inc.