Rambus Expands High-Performance Memory Subsystem Offerings with HBM2E Solution on Samsung 14/11nm

Highlights:

SAN JOSE, Calif., April 21, 2021 — (PRNewswire) —   Rambus Inc. (NASDAQ: RMBS), a provider of industry-leading chips and silicon IP making data faster and safer, today announced the  Rambus HBM2E memory interface subsystem, consisting of a fully-integrated PHY and controller, is silicon proven on Samsung's advanced 14/11nm FinFET process. Leveraging over 30 years of signal integrity expertise, the Rambus solution operates up to 3.2 Gbps, delivering 410 GB/s of bandwidth. This performance meets the terabyte-scale bandwidth needs of accelerators targeting the most demanding AI/ML training and high-performance computing (HPC) applications.

"Our partnership with Rambus brings together industry-leading memory interface design expertise with Samsung's state-of-the-art process and packaging technologies," said Jongshin Shin, vice president of Design Platform Development at Samsung Electronics. "Designers of AI and HPC systems can implement platforms using HBM2E memory leveraging Samsung's advanced 14/11nm process to achieve unmatched levels of performance."

The fully-integrated, production-ready Rambus HBM2E memory subsystem runs at 3.2 Gbps and provides designers with substantial headroom for implementation. Rambus and Samsung teamed to validate the HBM2E PHY and Memory Controller IP in silicon using Samsung's 14/11nm process and advanced packaging technologies.

"With silicon operation up to 3.2 Gbps, customers can implement HBM2E memory subsystems with the confidence of ample margin for their designs," said Matt Jones, general manager of IP Cores at Rambus. "Our customers benefit from our comprehensive support that includes 2.5D package and interposer reference designs, helping ensure first-time-right implementations."

Benefits of the Rambus HBM2E Memory Interface (PHY and Controller):

  • Achieves speed of 3.2 Gbps per pin, delivering a system bandwidth of 410 GB/s from a single HBM2E DRAM 3D device
  • Fully-integrated and verified in silicon HBM2E PHY and Controller reduces ASIC design complexity and speeds time to market
  • Includes 2.5D package and interposer reference design as part of IP license
  • Provides access to Rambus system and SI/PI experts helping ASIC designers to ensure maximum signal and power integrity for devices and systems
  • Features LabStation™ development environment that enables quick system bring-up, characterization and debug
  • Supports high-performance applications including state-of-the-art AI/ML training and high-performance computing (HPC) systems

For more information on the Rambus Interface IP, including our PHYs and Controllers, please visit  rambus.com/interface-ip.

Follow Rambus:
Company website:  rambus.com
Rambus blog:  rambus.com/blog
Twitter:  @rambusinc
LinkedIn:  www.linkedin.com/company/rambus
Facebook:  www.facebook.com/RambusInc 

About Rambus Inc.
Rambus is a provider of industry-leading chips and silicon IP making data faster and safer. With over 30 years of advanced semiconductor experience, we are a pioneer in high-performance memory subsystems that solve the bottleneck between memory and processing for data-intensive systems. Whether in the cloud, at the edge or in your hand, real-time and immersive applications depend on data throughput and integrity. Rambus products and innovations deliver the increased bandwidth, capacity and security required to meet the world's data needs and drive ever-greater end-user experiences. For more information, visit  rambus.com

Press Contact:
Cori Pasinetti
Rambus Corporate Communications
t: (650) 309-6226
cpasinetti@rambus.com

 

Cision View original content to download multimedia: http://www.prnewswire.com/news-releases/rambus-expands-high-performance-memory-subsystem-offerings-with-hbm2e-solution-on-samsung-1411nm-301274034.html

SOURCE Rambus Inc.

Contact:
Company Name: Rambus Inc.
Web: https://www.rambus.com/
Financial data for Rambus Inc.




Review Article Be the first to review this article

Featured Video
Editorial
Latest Blog Posts
Sanjay GangalMCADCafe Lens
by Sanjay Gangal
NVIDIA GTC October 2020 Keynote
Jobs
Detailing/ PM Manager for Commercial Metals Company at Dallas, Texas
Director, Industrial Machinery Solutions- SISW PLM for Siemens AG at Livonia, Michigan
Service Software Expert-CATIA & CAA for Dassault Systemes at Shanghai, China
Coop Engineer I for Graco manufactures at Dexter, Michigan
Product Design Engineer - Softgoods for Apple Inc at Cupertino, California
Electrical Engineer for Lockheed Martin at Liverpool, New York
Upcoming Events
PLM Road Map & PDT Spring 2021 at 3909 Research Park Drive Ann Arbor MI - May 19 - 20, 2021
TCT ASIA 2021 at National Exhibition and Convention Centre(NECC) Shanghai China - May 26 - 28, 2021
RAPID + TCT at McCormick Place Chicago IL - Sep 13 - 15, 2021
WESTEC Online at Online CA - Sep 21 - 23, 2021
Kenesto: 30 day trial
MasterCAM



© 2021 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering EDACafe - Electronic Design Automation GISCafe - Geographical Information Services TechJobsCafe - Technical Jobs and Resumes ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise